Part Number Hot Search : 
IBE30G 1109H DT74F DDTA113 EAXXX 00146 08151 DB105
Product Description
Full Text Search
 

To Download CY2XF23FLXCT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cy2xf23 high performance lvds oscillator with frequency margining - i 2 c control cypress semiconductor corporation ? 198 champion court ? san jose , ca 95134-1709 ? 408-943-2600 document number: 001-53145 rev. *g revised december 20, 2012 high performance lvds oscillator with frequency margining - i 2 c control features low jitter crystal oscillator (xo) less than 1 ps typical root mean square (rms) phase jitter low-voltage differential signaling (lvds) output output frequency from 50 mhz to 690 mhz frequency margining through i 2 c bus factory-configured or field-programmable integrated phase-locked loop (pll) pb-free package: 5.0 3.2 mm leadless chip carrier (lcc) supply voltage: 3.3 v or 2.5 v commercial and industrial temperature ranges functional description the cy2xf23 is a high-performance and high-frequency xo. it uses a cypress proprietary low-noise pll to synthesize the frequency from an integrated crystal. the output frequency can be changed using the i 2 c bus serial interface, allowing easy frequency margin testing in applications. the cy2xf23 is available as a factory-configured device or as a field-programmable device. fa ctory configured devices are configured for general use (see ?standard and application-specific fa ctory configurations? on page 4) or they can be customer specific. logic block diagram programmable configuration output divider 1 sda crystal oscillator low-noise pll 4 clk 5 clk# 2 scl i 2 c interface
cy2xf23 document number: 001-53145 rev. *g page 2 of 16 contents pinouts .............................................................................. 3 pin definitions .................................................................. 3 standard and application-specific factory configurations .................................................... 4 functional description ..................................................... 4 configuration software .................................................... 4 programming description ............................................... 5 field-programmable cy2xf23f ................................. 5 factory-configured cy2xf23 ..................................... 5 programming variables ................................................... 5 output frequencies .. .............. .............. .............. ......... 5 industrial versus commercial device performance .... 5 memory map ...................................................................... 5 serial interface protocol and timing ........................... 5 device address ........................................................... 6 data valid .................................................................... 6 data frame ................................................................. 6 acknowledge pulse ..................................................... 6 write operations ............................................................... 6 writing individual bytes ....... .............. .............. ............ 6 writing multiple bytes .................................................. 6 read operations ............................................................... 6 current address read ................................................. 6 random read .............. .............. .............. ............ ....... 6 sequential read .......................................................... 6 absolute maximum conditions ....................................... 8 operating conditions ....................................................... 8 dc electrical characteristics .......................................... 9 ac electrical characteristics ........................................ 10 i2c bus timing specifications ...................................... 10 switching waveforms .................................................... 11 termination circuits ....................................................... 12 ordering information ...................................................... 12 possible configurations ............................................. 12 package drawings and dimensions ............................. 13 acronyms ........................................................................ 14 document conventions ................................................. 14 units of measure ....................................................... 14 document history page ................................................. 15 sales, solutions, and legal information ...................... 16 worldwide sales and design s upport ......... .............. 16 products .................................................................... 16 psoc solutions ......................................................... 16
cy2xf23 document number: 001-53145 rev. *g page 3 of 16 pinouts figure 1. pin diagram ? 6-pin ceramic lcc 1 3 sda v ss v dd clk 6 4 2 5clk# sclk pin definitions 6-pin ceramic lcc pin name i/o type description 1sda i/oi 2 c serial data 2 sclk cmos input i 2 c serial clock 4, 5 clk, clk# lvds output differential output clock 6v dd power supply voltage: 2.5 v or 3.3 v 3v ss power ground
cy2xf23 document number: 001-53145 rev. *g page 4 of 16 functional description the cy2xf23 is a pll-based high-performance clock generator. it uses an internal crystal oscillator as a reference, and outputs one differential lvds clock. it has an i 2 c bus serial interface [1] , which is used to change the output frequency. the cy2xf23 comes configured for four different frequencies. at power-on, the four configur ations are transparently loaded into an internal volatile memory which, in turn, controls the pll. the user can switch between th e four frequencies through the i 2 c bus. the user can also configure the cy2xf23 with new output frequencies by shifting new data into the internal memory. frequency margining is a common application for this feature. one frequency is used for the standard operating mode of the device, while additional frequencies are available for margin testing, either during produ ct development or in-system manufacturing test. note that all configuration changes made using i 2 c are temporary and are lost when power is removed from the device. at power-on, the device returns to its original state. the configuration for a particular frequency is stored in a 6-byte block of memory, known as a word. the cy2xf23 has four such words, labeled ?frequency word 0? through ?frequency word 3?. an additional register byte contains a 2-bit field, which selects one of the four frequency words. by writing to this select byte, the user can switch back and fo rth between the four programmed frequencies. the select byte can be configured to select any of the four frequency words at power-on. when changing the output frequ ency, the frequency transition is not guaranteed to be smooth. there can be frequency excursions beyond the start frequency and the new frequency. glitches and runt pulses are possible, and time must be allowed for the pll to re-lock. if more than four frequencies are needed, the i 2 c bus can be used to change any of the four frequency words. when writing frequency words through i 2 c, the users should not change the currently selected word. instead, write one of the three unselected words before changing the select byte to select that new word. figure 2 shows how the frequency words are arranged and selected. figure 2. frequency words configuration software cypress provides cyclockwizard? software that enables the users to create data values for shifting into the frequency words. this software is required because the algorithm is too complicated to be described here. the user specifies the output frequency. the software then calculates the bit stream for up to four frequency words, as outlined by the register ad dresses for each word seen in figure 2 . standard and application-spec ific factory configurations part number output frequency frequency word rms phase jitter (random) offset range jitter (typical) cy2xf23lxc001t 100.00 mhz (default) 95.00 mhz 103.000007 mhz 104.999993 mhz 0 1 2 3 637 khz to 10 mhz 637 khz to 10 mhz 637 khz to 10 mhz 637 khz to 10 mhz 0.52 ps ? ? ? note 1. the serial interface is i 2 c bus compliant, with the following exceptions: sda input leakage cu rrent, sda input capacitance, sda and sclk are clamped to v dd , setup time, and output hold time. 10h ? 15h frequency word 0 pll frequency word 1 frequency word 2 frequency word 3 16h ? 1bh 1ch ? 21h 22h ? 27h select byte 40h 00 01 10 11 bits [1:0] register address sel control
cy2xf23 document number: 001-53145 rev. *g page 5 of 16 programming description the cy2xf23 is a programmable device. before being used in an application, it must be programmed with the output frequencies and other variables described in programming variables on page 5 . two different device types are available, each with its own programming flow. they are described in the following sections. field-programmable cy2xf23f field-programmable devices are shipped unprogrammed and must be programmed before being installed on a printed circuit board (pcb). customers use cyclockwizard? software to specify the device configuration and generate a joint electron devices engineering council (jedec - extension .jed) programming file. programming of samples and prototype quantities is available using the cyclockwizard software along with a cy3675-clkmaker1 cyclockmaker clock programmer kit with a cy3675-lcc6a socket adapter . cypress?s value added distribution partners also provide programming services. field programmable devices are designated with an ?f? in the part number. they are intended for quick prototyping and inventory reduction. the software and programmer kit hardware can be downloaded from www.cypress.com by clicking the hyperlinks above. factory-configured cy2xf23 for ready-to-use devices, the cy 2xf23 is available with no field programming required. pre-configured devices (see ?standard and application-specific factory configurations? on page 4) are available for samples or orders, or a request for a custom configuration can be made. all requests are submitted to the local cypress field application engineer (fae) or sales representative. after the request is processed, the user receives a new part number, samples, and datasheet with the programmed values. this part number is used for additional sample requests and production orders. the cy2xf23 is one-time programmable (otp). programming variables output frequencies the cy2xf23 is programmed with up to four independent output frequencies, which are then selected using the i 2 c interface. the device can synthesize frequencies to a resolution of 1 part per million (ppm), but the actual accuracy of the output frequency is limited by the accuracy of the integrated reference crystal. the cy2xf23 has an output frequency range of 50 mhz to 690 mhz, but the range is not co ntinuous. the cy2xf23 cannot generate frequencies in the ranges of 521 mhz to 529 mhz and 596 mhz to 617 mhz. industrial versus commercial device performance industrial and commercial devices have different internal crystals. they have a potent ially significant impact on performance levels for applications requiring the lowest possible phase noise. cyclockwizard software allows the user to select between and view the expected performance of both options. memory map five fields can be written via the i 2 c bus. four frequency words define the output frequency. as shown in table 2 , each of these words is a 6-byte field. when writing to a frequency word, all six bytes should be written. they may be written either as individual byte writes, or as a block write. the currently selected frequency word should not be written to. all four words are symmetrical, meaning that a 6-byte value that is valid for one word is also valid for any of the other words, and produces the same frequency. the fifth field is the select byte, located at byte address 40h. the value written into the two least significant bits determines the active frequency word. the other bits of the byte are reserved and must be written with the values indicated in the table. users should never write to any addr ess other than the 25 bytes described here. serial interface protocol and timing the cy2xf23 uses pins sda and sclk for an i 2 c bus that operates up to 100 kbits/sec in read or write mode. the cy2xf23 is always a slave on this bus, meaning that it never initiates a bus transaction. the basic write protocol is as follows: start bit; 7-bit device address (da); r/w bit; slave clock acknowledge (ack); 8-bit memory address (ma); ack; 8-bit data; ack; 8-bit data in ma+1 if desired; ack; 8-bit data in ma+2; ack; and so on, until stop bit. the basic serial format is illustrated in figure 4 on page 7 . table 1. device programming variables variable output frequency 0 output frequency 1 output frequency 2 output frequency 3 temperature range (commercial or industrial) table 2. frequency words frequency word byte addresses (hex) word select (select byte 40h) 0 10h to 15h 00 1 16h to 1bh 01 2 1ch to 21h 10 3 22h to 27h 11 table 3. register 40h: select byte bits default value (binary) name description 7:2 000000 reserved reserved. always write this value. 1:0 user-defined word select selects the frequency word to determine the output frequency. 00 selects word 0; 01 selects word 1; 10 selects word 2; 11 selects word 3.
cy2xf23 document number: 001-53145 rev. *g page 6 of 16 device address the device i 2 c address is a 7-bit value. the default i 2 c address, which appears in cyclockwizard is 69h, which can be changed to any other value while generating configuration using cyclockwizard . note that the field programmable (unprogrammed [2] ) devices has default address as 59h. data valid data is valid when the clo ck is high, and may only be transitioned when the clock is low as illustrated in figure 5 on page 7 . data frame every new data frame is indicated by a start and stop sequence, as illustrated in figure 6 on page 8 . start sequence - start frame is indicated by sda going low when sclk is high. every time a start signal is given, the next 8-bit data must be the device address (seven bits) and a r/w bit, followed by register address (eight bits) and register data (eight bits). stop sequence - stop frame is indicated by sda going high when sclk is high. a stop fram e frees the bus for writing to another part on the same bus or writing to another random register address. acknowledge pulse during write mode, the cy2xf23 responds with an acknowledge (ack) pulse after every eight bits. this is accomplished by pulling the sda line low during the n*9 th clock cycle as illustrated in figure 7 on page 8 . (n = the number of bytes transmitted). after the data packet is sent during read mode, the master generates the acknowledge. write operations writing individual bytes a valid write operation must have a full 8-bit register address after the device address word from the master, which is followed by an acknowledge bit from the slave (sda = 0/low). the next eight bits must contain the data word intended for storage. after the data word is received, the slave responds with another acknowledge bit (sda = 0/low), and the master must end the write sequence with a stop condition. writing multiple bytes to write more than one byte at a time, the master does not end the write sequence with a stop cond ition. instead, the master can send multiple contiguous bytes of data to be stored. after each byte, the slave responds with an acknowledge bit, just like after the first byte, and accepts data until the acknowledge bit is responded to by the stop condition. when receiving multiple bytes, the cy2xf23 internally increments the register address. read operations read operations are initiated th e same way as write operations except that the r/w bi t of the slave address is set to ?1? (high). there are three basic read operations: current address read, random read, and sequential read. current address read the cy2xf23 has an onboard addr ess counter that retains 1 more than the address of the last word access. if the last word written or read was word ?n?, then a current address read operation would return the value stored in location ?n+1?. when the cy2xf23 receives the slave address with the r/w bit set to a ?1?, the cy2xf23 issues an acknowledge and transmits the 8-bit word. the master device does not acknowledge the transfer, but does generate a st op condition, which causes the cy2xf23 to stop transmission. random read through random read operations, the master may access any memory location. to perform this ty pe of read operation, first the word address must be set. this is accomplished by sending the address to the cy2xf23 as part of a write operation. after the word address is sent, the master generates a start condition following the acknowledge. this terminates the write operation before any data is stored in the address, but not before the internal address pointer is set. next the master reissues the control byte with the r/w byte set to ?1?. the cy2xf23 then issues an acknowledge and transmits the 8-bit word. the master device does not acknowledge the transfer, but does generate a stop condition which causes the cy2xf23 to stop transmission. sequential read sequential read operations follow the same process as random reads except that the master i ssues an acknowledge instead of a stop condition after transmission of the first 8-bit data word. this action results in an incrementing of the internal address pointer, and subsequently output of the next 8-bit data word. by continuing to issue acknowledges instead of stop conditions, the master may serially read t he entire contents of the slave device memory. when the internal address pointer points to the ffh register, after the next increm ent, the pointer will point to the 00h register. note 2. field programmable devices are shipped unprogrammed and must be programmed before being installed on a pcb. an unprogrammed d evice will output the crystal frequency of the integrated crystal (25 mhz for commercial and 38.8 mhz for industrial).
cy2xf23 document number: 001-53145 rev. *g page 7 of 16 figure 3. data transfer sequence on the serial bus figure 4. data frame architecture figure 5. data valid and data transition periods sclk start condition sda stop data may address or acknowledge valid be changed condition sda write start signal device address 7-bit r/w = 0 1 bit 8-bit register address slave 1 bit ack slave 1 bit ack 8-bit register data stop signal multiple contiguous registers slave 1 bit ack 8-bit register data (xxh) (xxh) (xxh+1) slave 1 bit ack 8-bit register data (xxh+2) slave 1 bit ack 8-bit register data (ffh) slave 1 bit ack 8-bit register data (00h) slave 1 bit ack slave 1 bit ack sda read start signal device address 7-bit r/w = 1 1 bit 8-bit register data slave 1 bit ack slave 1 bit ack stop signal sda read start signal device address 7-bit r/w = 0 1 bit 8-bit register address slave 1 bit ack slave 1 bit ack 7-bit device stop signal multiple contiguous registers master 1 bit ack 8-bit register data master 1 bit ack (xxh) (xxh) master 1 bit ack 8-bit register data (xxh+1) master 1 bit ack 8-bit register data (ffh) master 1 bit ack 8-bit register data (00h) master 1 bit ack master 1 bit ack current address read address +r/w=1 repeated start bit sda sclk data valid transition to next bit clk low clk high vih vil t su t dh
cy2xf23 document number: 001-53145 rev. *g page 8 of 16 figure 6. start and stop frame figure 7. frame format (device address, r/w , register address, register data) sda sclk start transition to next bit stop sda sclk da6 da5 da0 r/w ack ra7 ra6 ra1 ra0 ack stop start ack d7 d6 d1 d0 +++ + + + absolute maximum conditions parameter description condition min max unit v dd supply voltage ?0.5 4.4 v v in [3] input voltage, dc relative to v ss ?0.5 v dd + 0.5 v t s temperature, storage non operating ?55 135 c t j temperature, junction ?40 135 c esd hbm electrostatic discharge (esd) protection human body model (hbm) jedec std 22-a114-b 2000 ? v ? ja [4] thermal resistance, junction to ambient 0 m/s airflow 64 c/w operating conditions parameter description min typ max unit v dd 3.3-v supply voltage range 3.135 3.3 3.465 v 2.5-v supply voltage range 2.375 2.5 2.625 v t pu power-up time for v dd to reach minimum specified voltage (power ramp is monotonic) 0.05 ? 500 ms t a ambient temperature (commercial) 0 ? 70 c ambient temperature (industrial) ?40 ? 85 c notes 3. the voltage on any input or i/o pin cannot exceed the power pin during power-up. 4. simulated. the board is derived from the jedec multilayer standard. it measures 76 114 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). the internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. no vias are included in the model.
cy2xf23 document number: 001-53145 rev. *g page 9 of 16 dc electrical characteristics parameter description condition min typ max unit i dd [5] operating supply current v dd = 3.465 v, clk = 150 mhz, output terminated ? ? 120 ma v dd = 2.625 v, clk = 150 mhz, output terminated ? ? 115 ma v od lvds differential output voltage v dd = 3.3 v or 2.5 v, defined in figure 8 on page 11 as terminated in figure 13 on page 12 . 247 ? 454 mv ? v od change in v od between complementary output states v dd = 3.3 v or 2.5 v, defined in figure 8 on page 11 as terminated in figure 13 on page 12 . ??50mv v os lvds offset output voltage v dd = 3.3 v or 2.5 v, defined in figure 9 on page 11 as terminated in figure 13 on page 12 . 1.125 ? 1.375 v ? v os change in v os between complementary output states v dd = 3.3 v or 2.5 v, r term = 100 ? between clk and clk# ??50mv v ols output low voltage (sda) i ol = 4 ma ? ? 0.1 v dd v v ih input high voltage 0.7 v dd ?? v v il input low voltage ? ? 0.3 v dd v i ih0 input high current (sda) input = v dd ??115 ? a i ih1 input high current (sclk) input = v dd ??10 ? a i il0 input low current (sda) input = v ss ?50 ? ? ? a i il1 input low current (sclk) input = v ss ?20 ? ? ? a c in0 [6] input capacitance (sda) ? 15 ? pf c in1 [6] input capacitance (sclk) ? 4 ? pf notes 5. i dd includes ~4 ma of current that is dissipated externally in the output termination resistors. 6. not 100% tested, guaranteed by design and characterization.
cy2xf23 document number: 001-53145 rev. *g page 10 of 16 ac electrical characteristics [7] parameter description condition min typ max unit f out output frequency [8] 50 ? 690 mhz fsc frequency stability, commercial devices [9] v dd = min to max, t a = 0 c to 70 c ? ? 35 ppm fsi frequency stability, industrial devices [9] v dd = min to max, t a = ?40 c to 85 c ? ? 55 ppm ag aging, 10 years ? ? 15 ppm t dc output duty cycle f ? 450 mhz, measured at zero crossing 45 50 55 % f > 450 mhz, measured at zero crossing 40 50 60 % t r , t f output rise and fall time 20% and 80% of full output swing ? 0.35 1.0 ns t lock startup time time for clk to reach valid frequency measured from the time when v dd = v dd (min.) ??5ms t lser relock time time for clk to reach valid frequency from serial bus change to select bits in register 40h, measured from i 2 c stop ??1ms t jitter( ? ) rms phase jitter (random) f out = 106.25 mhz (12 khz to 20 mhz) ? 1 ? ps pre-defined factory configurations [10] see note 10 ps i 2 c bus timing specifications [7] parameter description min max unit f sclk sclk frequency ? 100 khz t hd:sta start mode time from sda low to sclk low 4 ? ? s t low sclk low period 4.7 ? ? s t high sclk high period 4? ? s t su:dat input data setup (sda transition to sclk rising edge) 1000 ? ns t hd:dat input data hold (sclk falling edge to sda transition) 0 ? ns t hd:do output data hold (sclk falling edge to sda transition) 200 ? ns t sr rise time of sclk and sda ? 300 ns t sf fall time of sclk and sda ? 300 ns t su:sto stop mode time from sc lk high to sda high 4 ? ? s t buf stop mode to start mode 4.7 ? ? s notes 7. not 100% tested, guaranteed by design and characterization. 8. this parameter is specified in cyclockwizard software. 9. frequency stability is the maximum variation in frequency from f 0 . it includes initial accuracy, plus variation from temperature and supply voltage. 10. typical phase noise specs for factory programmed devices are listed in the ?standard and application-specific factory configurations? on page 4.
cy2xf23 document number: 001-53145 rev. *g page 11 of 16 switching waveforms figure 8. output voltage swing figure 9. output offset voltage figure 10. duty cycle timing figure 11. output rise and fall time figure 12. rms phase jitter clk clk# v od2 v od1 ? v od = v od1 - v od2 clk 50 ? clk# 50 ? v os clk t pw t period t dc = t pw t period clk# 20% 80% t r clk 20% 80% clk# t f phase noise phase noise mark offset frequency f1 f2 rms jitter = area under the masked phase noise plot noise power
cy2xf23 document number: 001-53145 rev. *g page 12 of 16 termination circuits figure 13. lvds termination some product offerings are factory-programmed customer -specific devices with cust omized part numbers. the possible configurations table shows the available device types, but not complete part numbers. contact your local cypress fae or sales representative for more information. possible configurations ordering code definitions clk clk# 100 ? CY2XF23FLXCT field-programmable 6-pin ceramic lcc surface mount device (smd) - tape and reel commercial, 0 c to 70 c cy2xf23flxit field-programmable 6-pin ceramic lcc smd - tape and reel industrial, ?40 c to 85 c cy2xf23lxc001t [11] factory-configured 6-pin ceramic lcc smd - tape and reel commercial, 0 c to 70 c part number [12] configuration package description product flow pb-free cy2xf23lxcxxxt factory-configured 6- pin ceramic lcc smd - tape and reel commercial, 0 c to 70 c cy2xf23lxixxxt factory-configured 6- pin ceramic lcc smd - tape and reel industrial, ?40 c to 85 c t = tape and reel customer specific code temperature range: x = c or i c = commercial; i = industrial pb-free package type: 6-pin ceramic lcc smd configuration: f = field programm able; blank = factory configured part identifier family company id: cy = cypress 2x cy f23 t l xxx x x f notes 11. device configuration details are described in the ?standard and application-specific factory configurations? on page 4. 12. ?xxx? indicates factory programmed parts based on customer spec ific configuration. for more details, contact your local cypr ess fae or sales representative.
cy2xf23 document number: 001-53145 rev. *g page 13 of 16 package drawings and dimensions figure 14. 6-pin 3.2 5.0 mm ceramic lcc lz06a 001-10044 *b
cy2xf23 document number: 001-53145 rev. *g page 14 of 16 acronyms document conventions units of measure acronym description cmos complementary metal oxide semiconductor esd electrostatic discharge fae field application engineer hbm human body model i/o input/output jedec joint electron devices engineering council lcc leadless chip carrier lvds low-voltage differential signaling pcb printed circuit board pll phase-locked loop rms root mean square xo crystal oscillator symbol unit of measure % percent c degree celsius khz kilohertz ma milliampere mhz megahertz mm millimeter ms millisecond mv millivolt ns nanosecond pf picofarad ppm parts per million ps picosecond vvolt ? ohms wwatt a microampere s microsecond
cy2xf23 document number: 001-53145 rev. *g page 15 of 16 document history page document title: cy2xf23 high performance lv ds oscillator with frequency margining - i 2 c control document number: 001-53145 rev. ecn no. orig. of change submission date description of change ** 2704379 kvm/pyrs 05/11/2009 new data sheet *a 2718898 wwz 06/15/09 minor ecn to post data sheet to external web *b 2764787 kvm 09/18/09 change v od limits from 250/450 mv to 247/454 mv add max limit for t r , t f : 1.0 ns change t lock max from 10 ms to 5 ms change t lser max from 10 ms to 1 ms *c 2898585 kvm 03/24/2010 updated ordering information added possible configurations updated package diagram *d 2973338 cxq 07/08/2010 added standard and application-specific factory configurations table on page 2. added phase jitter specs for pre-defined co nfigurations into the ac electrical specifications table (note 8 refers user s to the new table on page 2 for typical specs). added cy2xf23lxi001t and cy2xf23lx i625t devices to the ordering information table and added note 9 to refe rence the configuration descriptions for each new device. changed all references to cyberclocksonline software to cyclockwizard. removed section on phase noise vs jitter sw optimization. changed description of word select feature from default word 0 to user-defined. *e 3223673 bash 04/14/2011 changed stat us from preliminary to final. added units of measure . updated in new template. *f 3514321 puru 02/01/2012 updated device address and added note 2. updated package drawings and dimensions . *g 3847630 aju 12/20/2012 updated standard and application-spec ific factory configurations (removed details of pruned part cy2xf23lxi625t). updated ordering information (updated part numbers).
document number: 001-53145 rev. *g revised december 20, 2012 page 16 of 16 cyberclocks is a trademark of cypress semico nductor corporation. all products and company names mentioned in this document may be the trademarks of their respective holders. cy2xf23 ? cypress semiconductor corporation, 2009-2012. the information contained herein is subject to change without notice. cypress s emiconductor corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a cypress product. nor does it convey or imply any license under patent or other rights. cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement wi th cypress. furthermore, cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. any source code (software and/or firmware) is owned by cypress semiconductor corporation (cypress) and is protected by and subj ect to worldwide patent protection (united states and foreign), united states copyright laws and internatio nal treaty provisions. cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the cypress source code and derivative works for the sole purpose of creating custom software and or firmware in su pport of licensee product to be used only in conjunction with a cypress integrated circuit as specified in the applicable agreement. any reproduction, modification, translation, compilation, or repre sentation of this source code except as specified above is prohibited without the express written permission of cypress. disclaimer: cypress makes no warranty of any kind, express or implied, with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. cypress reserves the right to make changes without further notice to t he materials described herein. cypress does not assume any liability arising out of the application or use of any product or circuit described herein. cypress does not authori ze its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. the inclusion of cypress? prod uct in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies cypress against all charges. use may be limited by and subject to the applicable cypress software license agreement. sales, solutions, and legal information worldwide sales and design support cypress maintains a worldwide network of offices, solution center s, manufacturer?s representatives, and distributors. to find t he office closest to you, visit us at cypress.com/sales. products automotive cypress.co m/go/automotive clocks & buffers cypress.com/go/clocks interface cypress. com/go/interface lighting & power control cypress.com/go/powerpsoc cypress.com/go/plc memory cypress.com/go/memory optical & image sensing cypress.com/go/image psoc cypress.com/go/psoc touch sensing cyp ress.com/go/touch usb controllers cypress.com/go/usb wireless/rf cypress.com/go/wireless psoc solutions psoc.cypress.com/solutions psoc 1 | psoc 3 | psoc 5


▲Up To Search▲   

 
Price & Availability of CY2XF23FLXCT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X